Difference between revisions of "Xilinx XC3S500E pin description"
Jump to navigation
Jump to search
(info) |
(VS) |
||
(One intermediate revision by the same user not shown) | |||
Line 3: | Line 3: | ||
! Signal || Description | ! Signal || Description | ||
|- | |- | ||
− | | IO_L.. || Can be used as single ended, or differential with N + P in conjuction | + | | IO_L.. || Can be used as single ended, or differential with N + P in conjuction |
+ | |- | ||
+ | | IP || Can only be used as inputs | ||
|- | |- | ||
| GCLK || Global clock | | GCLK || Global clock | ||
|- | |- | ||
| A*, D*, LDC* || Addressable eeprom configuration | | A*, D*, LDC* || Addressable eeprom configuration | ||
+ | |- | ||
+ | | VS* || Variant Selection (for SPI eeprom?) | ||
|} | |} | ||
See page 70/234 in datasheet. | See page 70/234 in datasheet. |
Latest revision as of 06:57, 27 August 2007
Signal | Description |
---|---|
IO_L.. | Can be used as single ended, or differential with N + P in conjuction |
IP | Can only be used as inputs |
GCLK | Global clock |
A*, D*, LDC* | Addressable eeprom configuration |
VS* | Variant Selection (for SPI eeprom?) |
See page 70/234 in datasheet.